## **Ordering Information**



# 256Mb( 4Banks ) Double Data Rate SDRAM EM42AM1684RTA ( 16Mx16 )

#### Description

The EM42AM1684RTA is a high speed synchronous graphic RAM fabricated with ultra high performance CMOS process containing 268,435,456 bits which organized as 4 Banks, each banks has 8,192 rows x 512 columns x 16 bits. The 256Mb DDR SDRAM uses a double data rate architecture to accomplish high-speed operation. The data path internally prefetches multiple bits and it transfers the data for both rising and falling edges of the system clock. It means the doubled data bandwidth can be achieved at the 1/O pins.

#### **Features**

- Internal Double-data-rate architecture with 2 accesses per clock cycle
- 4 banks operation
- Bi-directional, intermittent data strobe (DQS)
- All inputs except data and DM are sampled at the positive edge of the system clock.
- · Data Mask (DM) for write data
- Auto & self refresh supported
- 8K Refresh cycle / 64ms
- Burst length of 2,4,8
- Sequential & Interleaved Burst type available
- 2,2.5, 3 Clock read latency
- Auto Precharge option for each burst accesses
- DQS edge-aligned with data for Read cycles
- DQS center-aligned with data for Write cycles
- DLL aligns DQ & DQS transitions with CLK transition
- 2.5V+/- 0.2V VDD
- 2.5V SSTL-2 compatible I/O

#### Ordering Information

| Part Number      | Max. Frequency | I/O Interface | Package         |
|------------------|----------------|---------------|-----------------|
| EM42AM1684RTA-5  | 200 MHz        | SSTL-2        | 66 pins, TSOPII |
| EM42AM1684RTA-6  | 166 MHz        | SSTL-2        | 66 pins, TSOPII |
| EM42AM1684RTA-75 | 133 MHz        | SSTL-2        | 66 pins, TSOPII |

<sup>\*</sup> EOREX reserves the right to change products or specification without notice.

## Pin Assignment (Top View)



66pin TSOP-II (400mil x 875 mil) (0.65mm Pin pitch)

## Pin Descriptions (Simplified)

| Pin       | Name                                       | Pin Function                                                                                                                                                                                         |
|-----------|--------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLK, /CLK | System Clock                               | Clock input active on the Positive rising edge except for DQ and DM are active on both edge of the DQS. Clock and /Clock are differential clock inputs.                                              |
| /CS       | Chip select                                | /CS enables the command decoder when "L" and disabled the command decoder when "H". The new commands are overlooked when the command decoder is disabled but previous operation will still continue. |
| CKE       | Clock Enable                               | Activates the CLK when "H" and deactivates when "L". when deactivate the clock, CKE low signifies the power down or self refresh mode.                                                               |
| A0 ~ A12  | Address                                    | Row address (A0 to A12) and Column address (CA0 to CA8) are multiplexed on the same pins. CA10 defines auto precharge at Column address.                                                             |
| BA0, BA1  | Bank Address                               | Selects which bank is to be active.                                                                                                                                                                  |
| /RAS      | Row address strobe                         | Latches Row Addresses on the positive rising edge of the CLK with /RAS "L". Enables row access & pre-charge.                                                                                         |
| /CAS      | Column address strobe                      | Latches Column Addresses on the positive rising edge of the CLK with /CAS low. Enables column access.                                                                                                |
| /WE       | Write Enable                               | Latches Column Addresses on the positive rising edge of the CLK with /CAS low. Enables column access.                                                                                                |
| LDQS,UDQS | Data input/output                          | Data Inputs and Outputs are synchronized with both edge of DQS.                                                                                                                                      |
| LDM,UDM   | Data input/output Mask                     | DM controls data inputs. LDM corresponds to the data on DQ0-DQ7. UDM corresponds to the data on DQ8-DQ15                                                                                             |
| /QFC      | Data output                                | FET Control: EMRS Option output during every Read and Write access. It can be used to control isolation switches on modules.                                                                         |
| DQ0 ~ 15  | Data input/output                          | Data inputs and outputs are multiplexed on the same pin.                                                                                                                                             |
| VDD/Vss   | Power supply/Ground                        | VDD and Vss are power supply pins for internal circuits.                                                                                                                                             |
| VDDQ/Vssq | Power supply/Ground                        | VDDQ and VSSQ are power supply pins for the output buffers.                                                                                                                                          |
| NC/ RFU   | No connection /<br>Reserved for Future Use | This pin is recommended to be left No Connection on the device.                                                                                                                                      |
| VREF      | Input                                      | SSTL-2 Reference voltage for input buffer.                                                                                                                                                           |

## **Block Diagram**





## Absolute Maximum Ratings

| Symbol    | Item                                     | Rating     | Units |  |
|-----------|------------------------------------------|------------|-------|--|
| VIN, VOUT | Input, Output Voltage                    | -0.3 ~ 3.6 | V     |  |
| VDD, VDDQ | DD, VDDQ Power Supply Voltage -0.3 ~ 3.6 |            |       |  |
| Тор       | Operating Temperature                    | 0 ~ 70     | °C    |  |
| Тѕтс      | Storage Temperature                      | -55 ~ 150  | °C    |  |
| Po        | Power Dissipation                        | 1          | W     |  |
| los       | Short Circuit Current                    | 50         | mA    |  |

Note: Caution Exposing the device to stress above those listed in Absolute Maximum Ratings could cause permanent damage. The device is not meant to be operated under conditions outside the limits described in the operational section of this specification. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability.

## Recommended DC Operation Conditions ( $Ta = 0 \sim 70$ °C)

| Symbol | Parameter                             | Min.      | Typical | Max.      | Units |
|--------|---------------------------------------|-----------|---------|-----------|-------|
| VDD    | Power Supply Voltage                  | 2.3       | 2.5     | 2.7       | V     |
| VDDQ   | Power Supply Voltage (for I/O Buffer) | 2.3       | 2.5     | 2.7       | V     |
| VREF   | I/O Logic high voltage                | 1.15      | 1.25    | 1.35      | V     |
| VTT    | I/O Termination voltage               | VREF-0.04 | -       | VREF+0.04 | V     |
| ViH    | Input Logic high voltage              | VREF+0.18 | -       | VDDQ+0.3  | V     |
| VIL    | Input Logic low voltage               | -0.3      | -       | VREF-0.18 | V     |

## Capacitance ( Vcc =2.5V, f = 1MHz, Ta = 25 $^{\circ}$ C )

| Symbol | Parameter                                                | Min. | Max. | Units |
|--------|----------------------------------------------------------|------|------|-------|
| CCLK   | Clock capacitance ( CLK, /CLK )                          | 2.5  | 4.0  | pF    |
| Cı     | Input capacitance for CKE, Address, /CS, /RAS, /CAS, /WE | 2.5  | 4.5  | pF    |
| Co     | DM , Data & DQS Input/Output capacitance                 | 4.0  | 6.5  | pF    |

# Recommended DC Operating Conditions ( $Ta = 0 \sim 70$ °C)

| Parameter                                        | Cumbal | Test condition                                                            |       |        | Speed |     | Unito | Notes |
|--------------------------------------------------|--------|---------------------------------------------------------------------------|-------|--------|-------|-----|-------|-------|
| Parameter                                        | Symbol | rest condition                                                            |       | -5     | -6    | -75 | Units | Notes |
| Operating current                                | IDD1   | Burst length = 2,<br>tRc $\geq$ tRc (min), IOL = 0 mA,<br>One bank active |       | 110    | 95    | 85  | mA    | 1     |
| Precharge standby current in power down mode     | IDD2P  | CKE ≤ VIL (max.), tck = min                                               |       | 4.5    |       | mA  |       |       |
| Precharge standby current in non-power down mode | IDD2N  | CKE ≥ VIH (min.), tck = min, /CS ≥ Input signals are changed one tin      | 40    |        |       | mA  |       |       |
| Active standby current in power down mode        | IDD3P  | CKE ≤ VIL(max.), tcκ = min                                                |       | 15     |       |     | mA    |       |
| Active standby current in non-power down mode    | IDD3N  | CKE ≥ VIH(min), tck = min, / C<br>Input signals are changed one<br>2clks  |       | 45     |       |     | mA    |       |
| Operating current                                |        | tck ≥ tck(min.), loL = 0 mA                                               | READ  | AD 100 |       |     |       |       |
| ( Burst mode )                                   | IDD4   | All banks active                                                          | WRITE |        | 110   |     | mA    | 1     |
| Refresh current                                  | IDD5   | trc ≥ trfc(min.), All banks act                                           | ive   | 160    |       | mA  | 2     |       |
| Self Refresh current                             | IDD6   | CKE ≤ 0.2V                                                                |       | 2      |       |     | mA    |       |

Note: 1. IDD1 and IDD4 depends on output loading and cycle rates. Specified values are obtained with the output open.

<sup>2.</sup> Min. of tRFC ( Auto Refresh Row Cycle Times ) is shown at AC Characteristics.

## Recommended DC Operating Conditions (Continued)

| Parameter                 | Symbol | Min.       | Max.               | Unit | Note        |
|---------------------------|--------|------------|--------------------|------|-------------|
| Input leakage current     | lu     | -5         | 5                  | uA   | 1           |
| Output leakage current    | llo    | -5         | 5                  | uA   | 2           |
| High level output voltage | Vон    | VTT + 0.76 | -                  | V    | IOH=-15.2mA |
| Low level output voltage  | Vol    | -          | <b>V</b> TT - 0.76 | V    | IOH=-15.2mA |

Note: 1. VIN= 0 to 3.6V All other pins are not tested under VIN= 0V.

<sup>2.</sup> DOUT is disabled, VIN= 0 to 2.7V.

# Operating AC Characteristics ( VDD = 2.5V + /-0.2 V, $Ta = 0 \sim 70 \, ^{\circ}C$ )

| D                                                 |        |        | -     | 5       | -    | 6    | -7    | <b>'</b> 5 | 11.24. |
|---------------------------------------------------|--------|--------|-------|---------|------|------|-------|------------|--------|
| Parameter                                         | Syr    | nbol   | Min.  | Max.    | Min. | Max. | Min.  | Max.       | Units  |
| DQ output access from CLK, /CLK                   | to     | эск    | -0. 5 | +0. 5   | -0.7 | +0.7 | -0.75 | +0.75      | ns     |
| DQS output access from CLK, /CLK                  | toc    | SCK    | -0. 5 | +0. 5   | -0.6 | +0.6 | -0.75 | +0.75      | ns     |
| CK low / high level width                         | tcL    | ,tсн   | 0.45  | 0.55    | 0.45 | 0.55 | 0.45  | 0.55       | tcĸ    |
| 2                                                 |        | CL=2   | 7.5   | 12      | 6    | 12   | 7.5   | 12         | ns     |
| Clock cycle time                                  | tcĸ    | CL=2.5 | 6     | 12      | 6    | 12   | 7.5   | 12         | ns     |
| DQ and DM hold / setup time                       | tрн    | ,tos   | 0.4   |         | 0.45 |      | 0.5   |            | ns     |
| DQ and DM input pulse width for each input        | to     | IPW    | 1.75  |         | 1.75 |      | 1.75  |            | ns     |
| Data out high / low impedance time from CLK, /CLK | tHZ    | , t∟z  | -0.7  | +0.7    | -0.7 | +0.7 | -0.75 | +0.75      | ns     |
| DQS-DQ skew for associated DQ signal              | to     | QSQ    | 0     | 0.4 0.4 |      | 45   | 0.5   |            | ns     |
| Write command to first latching DQS transition    | to     | QSS    | 0.7   | 1.25    | 0.75 | 1.25 | 0.75  | 1.25       | tcĸ    |
| DQS input valid window                            | tDSL   | , tosh | 0.    | 35      | 0.:  | 35   | 0.    | 35         | tcĸ    |
| Mode Register Set command cycle time              | tmrd   |        | 2     |         | 2    |      | 2     |            | tcĸ    |
| Write Preamble setup time                         | twpres |        | 0     |         | 0    |      | 0     |            | ns     |
| Write Postamble                                   | tw     | PST    | 0.4   | 0.6     | 0.4  | 0.6  | 0.4   | 0.6        | tcĸ    |
| Address /control input hold / setup time          | tıн    | ,tıs   | 0     | .7      | 0.   | .8   | 1     | .0         | ns     |
| Read Preamble                                     | trı    | PRE    | 0.9   | 1.1     | 0.9  | 1.1  | 0.9   | 1.1        | tcĸ    |
| Read Postamble                                    | tr     | PST    | 0.4   | 0.6     | 0.4  | 0.6  | 0.4   | 0.6        | tcĸ    |
| Active to Precharge command period                | tr     | AS     | 40    | 70K     | 42   | 70K  | 45    | 70K        | ns     |
| Active to Active command period                   | tı     | RC     | 5     | 5       | 6    | 0    | 6     | 5          | ns     |
| Auto Refresh Row Cycle Time                       | tr     | FC     | 7     | 0       | 7    | 2    | 7     | 5          | ns     |
| Active to Read or write delay                     | tr     | CD     | 1     | 5       | 1    | 8    | 2     | 0          | ns     |
| Precharge command period                          | trp    |        | 15    |         | 18   |      | 20    |            | ns     |
| Active bank A to B command period                 | tr     | RD     | 10    |         | 12   |      | 15    |            | ns     |
| Column address to column address delay            | to     | CD     | •     | 1       | ,    | 1    |       | 1          | tcĸ    |

# Operating AC Characteristics (Continued) ( VDD = 2.5V + /-0.2 V, $Ta = 0 \sim 70 \, ^{\circ}C$ )

| Dovernator                            | Symbol | -7     | 75     | -8     |        | -10    |        | 11::4: |
|---------------------------------------|--------|--------|--------|--------|--------|--------|--------|--------|
| Parameter                             | Symbol | Min.   | Max.   | Min.   | Max.   | Min.   | Max.   | Units  |
| Last data in to Read command          | tCDLR  | 2.5tCK | -tDQSS | 2.5tCK | -tDQSS | 2.5tCK | -tDQSS | tcĸ    |
| Last data in to Write command         | tcdlw  | 0      |        | 0      |        | 0      |        | tcĸ    |
| Last data in to Precharge Command     | tDPL   | 2      |        | 2      |        | 2      |        | tcĸ    |
| Exit self Refresh to non-read command | txsnr  | 75     |        | 75     |        | 75     |        | ns     |
| Exit self Refresh to read command     | txsrd  | 200    |        | 200    |        | 200    |        | ns     |
| Average periodic refresh interval     | trefi  |        | 15.6   |        | 15.6   |        | 15.6   | us     |
| /QFC preamble during reads            | tQPRE  | 0.9    | 1.1    | 0.9    | 1.1    | 0.9    | 1.1    | tcĸ    |
| /QFC postamble during reads           | tQPST  | 0.4    | 0.6    | 0.4    | 0.6    | 0.4    | 0.6    | tcĸ    |
| /QFC output access time from CK/ /CK  | tqck   | (      | 0      | (      | )      | 0      |        | ns     |
| /QFC output hold time                 | tqон   | 0.4    | 0.6    | 0.4    | 0.6    | 0.4    | 0.6    | tcĸ    |

## Truth Table

#### 1. Command Truth Table

| Command                    | Symbol | CI  | <b>KE</b> | /CS | /DAG | /CAS | /A/E | BA0, | A10 | A12 |
|----------------------------|--------|-----|-----------|-----|------|------|------|------|-----|-----|
| Command                    | Symbol | n-1 | n         | /63 | /KAS | /CAS | /VVE | BA1  | AIU | ~A0 |
| Ignore Command             | DESL   | Н   | Х         | Н   | Х    | Х    | Х    | Х    | Х   | Х   |
| No operation               | NOP    | Н   | Х         | L   | Н    | Н    | Н    | Х    | Х   | Х   |
| Burst stop                 | BSTH   | Н   | Х         | L   | Н    | Н    | L    | Х    | Х   | Х   |
| Read                       | READ   | Н   | Х         | L   | Н    | L    | Н    | V    | L   | V   |
| Read with auto pre-charge  | READA  | Н   | Х         | L   | Н    | L    | Н    | V    | Н   | V   |
| Write                      | WRIT   | Н   | Х         | L   | Н    | L    | L    | V    | L   | V   |
| Write with auto pre-charge | WRITA  | Н   | Х         | L   | Н    | L    | L    | V    | Н   | V   |
| Bank activate              | ACT    | Н   | Х         | L   | L    | Н    | Н    | V    | V   | V   |
| Pre-charge select bank     | PRE    | Н   | Х         | L   | L    | Н    | L    | V    | L   | Х   |
| Pre-charge all banks       | PALL   | Н   | Х         | L   | L    | Н    | L    | Х    | Н   | Х   |
| Mode register set          | MRS    | Н   | Х         | L   | L    | L    | L    | L    | L   | V   |

Note: H = High level, L = Low level, X = High or Low level (Don't care), V = Valid data input

#### 2. CKE Truth Table

| Command      | Command             | Symbol | Cł  | (E | ICC | /RAS | ICAS | /\A/E | ۸۵۵۶  |
|--------------|---------------------|--------|-----|----|-----|------|------|-------|-------|
| Command      | Command             | Symbol | n-1 | n  | /03 | /KAS | /CAS | /VVE  | Addi. |
| Idle         | CBR refresh command | REF    | Н   | Н  | L   | L    | L    | Н     | Х     |
| Idle         | Self refresh entry  | SELF   | Н   | L  | L   | L    | L    | Н     | Х     |
| Colf refreeb | Self refresh exit   |        | L   | Н  | L   | Н    | Н    | Н     | Х     |
| Self refresh | Sen refresh exit    |        | L   | Н  | Н   | Х    | Х    | Х     | Х     |
| Idle         | Power down entry    |        | Н   | L  | Х   | Х    | Х    | Х     | Х     |
| Power down   | Power down exit     |        | L   | Н  | Х   | Х    | Х    | Х     | Х     |

**Remark** H = High level, L = Low level, X = High or Low level ( Don't care )

## 3. Operative Command Table

| Current state | /cs | /R | /C | /W | Addr.                | Command      | Action                                                               | Notes |
|---------------|-----|----|----|----|----------------------|--------------|----------------------------------------------------------------------|-------|
|               | Н   | Χ  | Х  | Х  | Х                    | DESEL        | NOP                                                                  |       |
|               | L   | Н  | Н  | Н  | X                    | NOP          | NOP                                                                  |       |
|               | L   | Н  | Н  | L  | X                    | TERM         | NOP                                                                  |       |
|               | L   | Н  | L  | Х  | BA/CA/A10            | READ/WRIT/BW | ILLEGAL                                                              | 1     |
| Idle          | L   | L  | Н  | Н  | BA/RA                | ACT          | Bank active , Latch RA                                               |       |
|               | L   | L  | Н  | L  | BA/A10               | PRE/PREA     | NOP                                                                  | 3     |
|               | L   | L  | L  | Н  | Х                    | REFA         | Auto refresh                                                         | 4     |
|               | L   | L  | L  | L  | Op-Code,<br>Mode-Add | MRS          | Mode register                                                        |       |
|               | Н   | Χ  | Х  | Х  | Х                    | DESEL        | NOP                                                                  |       |
|               | L   | Н  | Н  | Н  | X                    | NOP          | NOP                                                                  |       |
|               | L   | Н  | Н  | L  | X                    | TERM         | NOP                                                                  |       |
|               | L   | Н  | L  | н  | BA/CA/A10            | READ/READA   | Begin Read, Latch CA,<br>Determine auto-precharge                    |       |
| Row active    | L   | Н  | L  | L  | BA/CA/A10            | WRITE/WRITEA | Begin Write, Latch CA, Determine auto-precharge                      |       |
|               | L   | L  | Н  | Н  | BA/RA                | ACT          | ILLEGAL                                                              | 1     |
|               | L   | L  | Н  | L  | BA/A10               | PRE/PREA     | Precharge / Precharge all                                            |       |
|               | L   | L  | L  | Н  | Х                    | REFA         | ILLEGAL                                                              |       |
|               | L   | L  | L  | L  | Op-Code,<br>Mode-Add | MRS          | ILLEGAL                                                              |       |
|               | Н   | Х  | Х  | Х  | Х                    | DESEL        | NOP ( Continue burst to end )                                        |       |
|               | L   | Н  | Н  | Н  | Х                    | NOP          | NOP ( Continue burst to end )                                        |       |
|               | L   | Н  | Н  | L  | Х                    | TERM         | Terminal burst                                                       |       |
|               | L   | Н  | L  | н  | BA/CA/A10            | READ/READA   | Terminal burst. Latch CA,Begin new read,<br>Determine Auto-precharge |       |
| Read          | L   | Н  | L  | L  |                      |              |                                                                      |       |
|               | L   | L  | Н  | Н  | BA/RA                | ACT          | ILLEGAL                                                              | 1     |
|               | L   | L  | Н  | L  | BA/A10               | PRE/PREA     | Terminate burst, Precharge                                           |       |
|               | L   | L  | L  | Н  | Х                    | REFA         | ILLEGAL                                                              |       |
|               | L   | L  | L  | L  | Op-Code,<br>Mode-Add | MRS          | ILLEGAL                                                              |       |

Remark: H =High Level, L=Low level, X=High or Low level ( Don't care ), AP= Auto Precharge

| Current state                   | /cs | /R    | /C | /w | Addr.                | Command                                         | Action                                                                         | Notes |
|---------------------------------|-----|-------|----|----|----------------------|-------------------------------------------------|--------------------------------------------------------------------------------|-------|
|                                 | Н   | Х     | Х  | Х  | Х                    | DESEL                                           | NOP ( Continue burst to end )                                                  |       |
|                                 | L   | Н     | Н  | Н  | Х                    | NOP                                             | NOP ( Continue burst to end )                                                  |       |
|                                 | L   | Н     | Н  | L  | Х                    | TERM                                            | ILLEGAL                                                                        |       |
|                                 | L   | Н     | L  | Н  | BA/CA/A10            | READ/READA                                      | Terminate burst with DM="H", Latch CA ,<br>Begin read,Determine auto-precharge | 2     |
| Write                           | L   | Ι     | L  | L  | BA/CA/A10            | WRITE/WRITEA                                    | Terminate burst , Latch CA ,Begin new write, Determine auto-precharge          | 2     |
|                                 | L   | ┙     | Н  | Н  | BA/RA                | ACT                                             | ILLEGAL                                                                        | 1     |
|                                 | L   | L     | Н  | L  | BA/A10               | PRE/PREA Terminate burst with DM="H", Precharge |                                                                                |       |
|                                 | L   | L     | L  | Н  | Х                    | REFA                                            | ILLEGAL                                                                        |       |
|                                 | L   | L     | L  | L  | Op-Code,<br>Mode-Add | MRS                                             | ILLEGAL                                                                        |       |
| Read with<br>Auto-<br>precharge | Н   | Х     | Х  | Х  | Х                    | DESEL                                           | NOP ( Continue burst to end )                                                  |       |
|                                 | L   | Н     | Н  | Н  | Х                    | NOP                                             | NOP ( Continue burst to end )                                                  |       |
|                                 | L   | Н     | Н  | L  | BA/CA/A10            | TERM                                            | ILLEGAL                                                                        |       |
|                                 | L   | Ι     | L  | Х  | BA/RA                | READ/WRITE                                      | ILLEGAL                                                                        | 1     |
|                                 | L   | L     | Н  | Н  | BA/A10               | ACT                                             | ILLEGAL                                                                        | 1     |
|                                 | L   | L     | Н  | L  | Х                    | PRE/PREA                                        | ILLEGAL                                                                        | 1     |
|                                 | L   | L     | L  | Н  | X                    | REFA                                            | ILLEGAL                                                                        |       |
|                                 | L   | L     | L  | L  | Op-Code,<br>Mode-Add | MRS                                             | ILLEGAL                                                                        |       |
|                                 | Н   | X X X |    | Х  | DESEL                | NOP (Continue burst to end )                    |                                                                                |       |
|                                 | L   | Н     | Н  | Н  | Х                    | NOP                                             | NOP (Continue burst to end )                                                   |       |
|                                 | L   | Н     | Н  | L  | Х                    | TERM                                            | ILLEGAL                                                                        |       |
| Write with                      | L   | Н     | L  | Х  | BA/CA/A10            | READ/WRITE                                      | ILLEGAL                                                                        | 1     |
| Auto-                           | L   | L     | Н  | Н  | BA/RA                | ACT                                             | ILLEGAL                                                                        | 1     |
| precharge                       | L   | L     | Н  | L  | BA/A10               | PRE/PREA                                        | ILLEGAL                                                                        | 1     |
|                                 | L   | L     | L  | Н  | Х                    | REFA                                            | ILLEGAL                                                                        |       |
|                                 | L   | L     | L  | L  | Op-Code,<br>Mode-Add | MRS                                             | ILLEGAL                                                                        |       |

**Remark:** H =High Level, L=Low level, X=High or Low level ( Don't care ), AP= Auto Precharge

| Current state  | /CS | /R | /C | /W | Addr.                | Command                               | Action                      | Notes |
|----------------|-----|----|----|----|----------------------|---------------------------------------|-----------------------------|-------|
|                | Н   | Х  | Х  | Х  | Х                    | DESEL                                 | NOP                         |       |
|                | L   | Н  | Н  | Н  | Х                    | NOP                                   | NOP                         |       |
|                | L   | Н  | Н  | L  | Х                    | TERM                                  | NOP                         |       |
|                | L   | Н  | L  | Н  | BA/CA/A10            | READ                                  | ILLEGAL                     | 1     |
| Write          | L   | Н  | L  | L  | BA/CA/A10            | WRITE/WRITEA                          | New write, Determine AP     |       |
| recovering     | L   | L  | Н  | Н  | BA/RA                | ACT                                   | ILLEGAL                     | 1     |
|                | L   | L  | Н  | L  | BA/A10               | PRE/PREA                              | ILLEGAL                     | 1     |
|                | L   | L  | L  | Н  | Х                    | REFA                                  | ILLEGAL                     |       |
|                | L   | L  | L  | L  | Op-Code,<br>Mode-Add | MRS                                   | ILLEGAL                     |       |
|                | Н   | Χ  | Х  | Х  | Х                    | DESEL                                 | NOP (Idle after tRP)        |       |
|                | L   | Н  | Н  | Н  | Х                    | NOP                                   | NOP ( Idle after trp)       |       |
|                | L   | Н  | Н  | L  | Х                    | TERM                                  | NOP                         |       |
|                | L   | Н  | L  | Х  | BA/CA/A10            | READ/WRITE                            | ILLEGAL                     |       |
| Refreshing     | L   | L  | Н  | Н  | BA/RA                | ACT                                   | ILLEGAL                     |       |
|                | L   | L  | Н  | L  | BA/A10               | PRE/PREA                              | ILLEGAL                     |       |
|                | L   | L  | L  | Н  | Х                    | REFA                                  | ILLEGAL                     |       |
|                | L   | L  | L  | L  | Op-Code,<br>Mode-Add | MRS                                   | ILLEGAL                     |       |
|                | Н   | Х  | Х  | Х  | Х                    | DESEL                                 | NOP ( Idle after trp )      |       |
|                | L   | Н  | Н  | Н  | Х                    | NOP                                   | NOP ( Idle after trp )      |       |
|                | L   | Н  | Н  | L  | Х                    | TERM                                  | NOP                         |       |
|                | L   | Н  | L  | Х  | BA/CA/A10            | READ/WRITE                            | ILLEGAL                     | 1     |
| Precharging    | L   | L  | Н  | Н  | BA/RA                | ACT                                   | ILLEGAL                     | 1     |
|                | L   | L  | Н  | L  | BA/A10               | BA/A10 PRE/PREA NOP( Idle after trp ) |                             | 3     |
|                | L   | L  | L  | Н  | Х                    | REFA                                  | ILLEGAL                     |       |
|                | L   | ٦  | L  | L  | Op-Code,<br>Mode-Add | MRS                                   | ILLEGAL                     |       |
|                | Н   | Χ  | Χ  | Х  | Х                    | DESEL                                 | NOP (Row active after tRCD) |       |
|                | L   | Н  | Н  | Н  | Х                    | NOP                                   | NOP (Row active after tRCD) |       |
|                | L   | Н  | Н  | L  | Х                    | TERM                                  | NOP                         |       |
|                | L   | Н  | L  | Х  | BA/CA/A10            | READ/WRITE                            | ILLEGAL                     | 1     |
| Row activating | L   | L  | Н  | Н  | BA/RA                | ACT                                   | ILLEGAL                     | 1     |
| activating     | L   | L  | Н  | L  | BA/A10               | PRE/PREA                              | ILLEGAL                     | 1     |
|                | L   | L  | L  | Н  | Х                    | REFA                                  | ILLEGAL                     |       |
|                | L   | L  | L  | L  | Op-Code,<br>Mode-Add | MRS                                   | ILLEGAL                     |       |

Remark: H =High Level, L=Low level, X=High or Low level ( Don't care ), AP= Auto Precharge

Note 1. ILLEGAL to bank in specified state:

- → Function may be legal in the Bank indicated by Bans Address (BA), depending on the state of the bank.
- 2. Must satisfy bus contention, bus turn around, and/or write recovery requirements.
- 3. NOP to bank precharging or in idle sate. May precharge bank indicated by BA.
- 4. ILLEGAL of any bank is not idle.

#### 4. Command Truth Table for CKE

| Current state                           | Cł<br>n-1 | KE<br>n | /cs | /R   | /C | /W | Addr.   | Action                                               | Notes |
|-----------------------------------------|-----------|---------|-----|------|----|----|---------|------------------------------------------------------|-------|
| State                                   | Н         | X       | Х   | Х    | Х  | Х  | X       | INVALID                                              |       |
|                                         | L         | Н       | Н   | Х    | Х  | Х  | Х       | Exist Self-Refresh                                   | 1     |
|                                         | L         | Н       | L   | Н    | Н  | Н  | Х       | Exist Self-Refresh                                   | 1     |
| Self                                    | L         | Н       | L   | Н    | Н  | L  | X       | ILLEGAL                                              |       |
| refreshing                              | L         | Н       | L   | Н    | L  | X  | X       | ILLEGAL                                              |       |
|                                         | _         | - 11    | _   | - '' |    | ^  | ^       | ILLEGAL                                              |       |
|                                         | L         | Н       | L   | L    | Х  | Х  | Х       | ILLEGAL                                              |       |
|                                         | L         | L       | Х   | Х    | Х  | Х  | Х       | NOP ( Maintain Self-refresh )                        |       |
|                                         | Н         | Х       | Х   | Х    | Х  | Х  | Х       | INVALID                                              |       |
|                                         | L         | Н       | Н   | Х    | Х  | Х  | Х       | Exist Power down                                     | 2     |
|                                         | L         | Н       | L   | Н    | Н  | Н  | Х       | Exist Power down                                     | 2     |
| Both bank<br>precharge                  | L         | Н       | L   | Н    | Н  | L  | Х       | ILLEGAL                                              |       |
| power down                              | L         | Н       | L   | Н    | L  | Х  | Х       | ILLEGAL                                              |       |
|                                         | L         | Н       | L   | L    | Х  | Х  | Х       | ILLEGAL                                              |       |
|                                         | L         | L       | Х   | Х    | Х  | Х  | Х       | NOP ( Maintain Power down )                          |       |
|                                         | Н         | Н       | Х   | Х    | Х  | Х  | Х       | Refer to function true table                         |       |
|                                         | Н         | L       | Н   | Х    | Х  | Х  | Х       | Enter power down                                     | 3     |
|                                         | Н         | ш       | L   | Ι    | Ι  | Ι  | Χ       | Enter power down                                     | 3     |
|                                         | Н         | L       | L   | Н    | Н  | L  | Х       | ILLEGAL                                              |       |
| All Banks                               | Н         | L       | L   | Н    | L  | Х  | Χ       | ILLEGAL                                              |       |
| ldle                                    | Н         | L       | L   | L    | Н  | Н  | RA      | Row active / Bank active                             |       |
|                                         | Н         | L       | L   | L    | L  | Н  | Х       | Enter self-refresh                                   | 3     |
|                                         | Н         | L       | L   | L    | L  | L  | OP Code | Mode register access                                 |       |
|                                         | Н         | L       | L   | L    | L  | L  | Op-Code | Special mode register access                         |       |
| Any state<br>other than<br>listed above | Н         | Н       | X   | X    | X  | X  | X       | Refer to current state  Refer to command truth table |       |
| listed above                            |           |         |     |      |    |    |         |                                                      |       |

**Remark**: H = High level, L = Low level, X = High or Low level (Don't care)

Notes 1. After CKE's low to high transition to exist self refresh mode. And a time of tRC (min) has to be elapse after CKE's low to high transition to issue a new command.

<sup>2.</sup> CKE low to high transition is asynchronous as if restarts internal clock.

<sup>3.</sup> Power down and self refresh can be entered only from the idle state of all blanks.

## Mode Register Definition

### Mode Register Set

The mode register stores the data for controlling the various operating modes of DDR SDRAM which contains addressing mode, burst length, /CAS latency, test mode, DLL reset and various vendor's specific opinions. The defaults values of the register is not defined, so the mode register must be written after EMRS setting for proper DDR SDRAM operation. The mode register is written by asserting low on /CS, /RAS, /CAS, /WE and BA0 ( The DDR SDRAM should be in all bank precharge with CKE already high prior to writing into the mode register. ) The state of the address pins A0-A12 in the same cycle as /CS, /RAS, /CAS, /WE and BA0 going low is written in the mode register. Two clock cycles are requested to complete the write operation in the mode register. The mode register contents can be changed using the same command and clock cycle requirements during operating as long as all banks are in the idle state. The mode register is divided into various fields depending on functionality. The burst length uses A0-A2, addressing mode uses A3, /CAS latency ( read latency from column address ) uses A4-A6. A7 is used for test mode. A8 is used for DDR reset. A7 must be set to low for normal MRS operation.



## Address Input for Mode Register Set



Test

1

## Burst Type (A3)

| Burst Length | A2 A1 A0 | Sequential Addressing | Interleave Addressing |
|--------------|----------|-----------------------|-----------------------|
| 2            | XX0      | 0 1                   | 0 1                   |
|              | X X 1    | 1 0                   | 1 0                   |
|              | X 0 0    | 0123                  | 0123                  |
| 4            | X 0 1    | 1230                  | 1032                  |
| 4            | X 1 0    | 2301                  | 2301                  |
|              | X 1 1    | 3012                  | 3210                  |
|              | 000      | 01234567              | 01234567              |
|              | 0 0 1    | 12345670              | 10325476              |
|              | 0 1 0    | 23456701              | 23016745              |
| 8            | 0 1 1    | 34567012              | 32107654              |
| 8            | 100      | 45670123              | 45670123              |
|              | 101      | 56701234              | 54761032              |
|              | 110      | 67012345              | 67452301              |
|              | 111      | 70123456              | 76543210              |

<sup>\*</sup> Page length is a function of I/O organization and column addressing

#### DLL Enable / Disable

The DLL must be enabled for normal operation. DLL enable is required during power-up initialization and upon returning to normal operation after having disable the DLL for the purpose of debug or evaluation ( upon existing Self Refresh Mode, the DLL is enable automatically. ) Any time the DLL is enabled, 200 clock cycles must occur before a READ command can be issued.

### **Output Drive Strength**

The normal drive strength got all outputs is specified to be SSTL-2, Class II. Some vendors might also support a weak drive strength option, intended for lighter load and/or point to point environments.

### Extended Mode Register Set (EMRS)

The Extended mode register stores the data enabling or disabling DLL. The value of the extended mode register is not defined, so the extended mode register must be written after power up for enabling or disabling DLL. The extended mode register is written by asserting low on /CS, /RAS, /CAS, /WE and high on BA0 ( The DDR SDRAM should be in all bank precharge with CKE already prior to writing into the extended mode register. ) The state of address pins A0-A10 and BA1 in the same cycle as /CS, /RAS, /CAS, and /WE going low is written in the extended mode register. The mode register contents can be changed using the same command and clock cycle requirements during operation as long as all banks are in the idle state. A0 is used for DLL enable or disable. High on BA0 is used for EMRS. All the other address pins except A0 and BA0 must be set to low for proper EMRS operation.



#### /QFC Function

#### /QFC Definition

When drive low in reads coincident with the start of DQS, this DRAM output signal says that one cycle later there will be the first valid DQS output and returned on Hi-Z after this finishing a burst operation. It is also driven low shortly after a write command is received and returned to Hi-Z shortly after the last data strobe transition is received. Whenever the device is in standby, the signal is Hi-Z. DQS is intended to enable an external data switch. QFC can be enabled or disabled through EMRS control.

#### /QFC Timing or Read Operation

QFC on reads is enabled coincident with the start of DQS preamble, and disabled coincident with the end of DQS postamble



### /QFC Timing on Write Operation with tDQSSmax

/QFC on writes is enabled as soon as possible after the clock edge of write command and disabled as soon as possible after the last DQS-in low going edge.



### /QFC Timing on Write Operation with tDQSSmin

/QFC on writes is enabled as soon as possible after the clock edge of write command and disabled as soon as possible after the last DQS-in low going edge.



## Package Dimension



<sup>\*</sup> EOREX reserves the right to change products or specification without notice.